





Title <Title> Document Number <Doc> Size A3 Rev <RevCode> Thursday, April 07, 2022

TIGER LAKE PCH:

## MCP -DP\HDMI



| Name                                                                             | Туре | Description                         |
|----------------------------------------------------------------------------------|------|-------------------------------------|
| GPP_E14 /<br>DDSP_HPDA /<br>DISP_MISCA                                           | I    | Display Port A: HPD Hot-Plug Detect |
| GPP_A18 /<br>DDSP_HPDB /<br>DISP_MISCB / I2S4_RXD                                | I    | Display Port B: HPD Hot-Plug Detect |
| GPP_A19 /<br>DDSP_HPD1 /<br>DISP_MISC1 /<br>I2S5_SCLK                            | I    | TCP Port 1: HPD Hot-Plug Detect     |
| GPP_A20 /<br>DDSP_HPD2 /<br>DISP_MISC2 /<br>I2S5_SFRM                            | I    | TCP Port 2: HPD Hot-Plug Detect     |
| GPP_A14 / USB_OC1# /<br>DDSP_HPD3 /<br>I2S3_RXD /<br>DISP_MISC3 /<br>DMIC_CLK_B1 | I    | TCP Port 3: HPD Hot-Plug Detect     |
| GPP_A15 / USB_OC2# / DDSP_HPD4 / DISP_MISC4 / I2S4_SCLK                          | I    | TCP Port 4: HPD Hot-Plug Detect     |

## 5.3 Display Interfaces

#### Table 33. DDI Ports Availability

| SKU   | UP4 Processor Line    | UP3 Processor Line |
|-------|-----------------------|--------------------|
| DDI A | eDP*/MIPI_0           | eDP*/MIPI_0        |
| DDI B | eDP*/DP*/HDMI*/MIPI_1 | eDP*/DP*/HDMI*     |
| TCP0  | DP*/HDMI*             | DP*/HDMI*          |
| TCP1  | DP*/HDMI*             | DP*/HDMI*          |
| TCP2  | DP*/HDMI*             | DP*/HDMI*          |
| TCP3  | N/A                   | DP*/HDMI*          |

Title 

Size Document Number 

A3 CDoc> Rev 

Re

# MEMORY CHANNEL A

DDR4/LP4/LP5/LP5 CMD Flin LP4-LP5(NIL)/DDR4 (NIL)/DDR4 (IL) DDR0\_CLK\_P1/IDR3\_CLK\_P/DDR3\_CLK\_P/DDR3\_CLK\_P
DDR0\_CLK\_N/IDDR3\_CLK\_N/DDR3\_CLK\_N/DDR3\_CLK\_P
NC/IDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_C DDR0\_DQ0\_7/DDR0\_DQ0\_7/DDR0\_DQ0\_ CP52 DDR0\_DQ0\_6/DDR0\_DQ0\_6/DDR0\_DQ0\_6 DDR0\_DQ0\_5/DDR0\_DQ0\_5/DDR0\_DQ0\_5 1.CKP and CKN differential signal swapping within a pair is not allowed. Also, differential clock pair to clock pair swapping within a channel is not allowed. DDR0\_DQ0\_4/DDR0\_DQ0\_4 NC/DDR2\_CLK\_N/DDR2\_CLK\_N/DDR2\_CLK CU53 DDR0 DQ0 3/DDR0 DQ0 3/DDR0 DQ0 3 NC/DDR1 CLK P/DDR1 CLK P/DDR1 CLK P NC/DDR1\_CLK\_P/DDR1\_CLK\_P/DDR1\_CLK\_P

NC/DDR1\_CLK\_N/DDR1\_CLK\_N/DDR1\_CLK

CC52 DDR0\_DQ0\_2/DDR0\_DQ0\_2 CC52
M\_0\_CLK\_DDR0\_DP
RANK 0 CLK
M\_0\_CLK\_DDR0\_DN DDR0 DQ0 1/DDR0 DQ0 1 /DDR0 DQ0 1 DDR0 CLK P0 DDR0 CLK P/DDR0 CLK P/DDR0 CLK P CU49 DDR0\_DQ0\_0/DDR0\_DQ0\_0/DDR0\_DQ0\_0 DDR0\_CLK\_N0/DDR0\_CLK\_N/DDR0\_CLK\_N/DDR0\_CLK CH53

CH52

DDR0\_DQ1\_7/DDR0\_DQ1\_7/DDR0\_DQ1\_7

DDR0\_DQ1\_6/DDR0\_DQ1\_6/DDR0\_DQ1\_6

DDR0\_DQ1\_6/DDR0\_DQ1\_6 DDR4/LP4/LP5/LP5 CMD Flip NC/DDR3\_CKE0/DDR3\_WCK\_P/DDR3\_WCK\_P NC/DDR3\_CKE1/DDR3\_WCK\_P/DDR3\_WCK\_P

NC/DDR3\_CKE1/DDR3\_WCK\_N/DDR3\_WCK
NC/DDR2\_CKE0/DDR2\_WCK\_P/DDR2\_WCK\_P

BN51

BN51 CH50 DDR0\_DQ1\_5/DDR0\_DQ1\_ DDR0 DQ1 4/DDR0 DQ1 4/DDR0 DQ1 4 BN53 CD45 DDR0\_DQ1\_3/DDR0\_DQ1\_3 NC/DDR2\_CKE1/DDR2\_WCK\_N/DDR2\_WCK DDR0 DQ1 2/DDR0 DQ1 2/DDR0 DQ1 2 NC/DDR1 CKEN/DDR1 WCK P/DDR1 WCK P CL50 DDR0\_DQ1\_1/DDR0\_DQ1\_ /DDR0\_DQ1\_1 NC/DDR1\_CKE1/DDR1\_WCK\_N/DDR1\_WCK DDR0\_DQ1\_0/DDR0\_DQ1\_0/DDR0\_DQ1\_0 NC/DDR0 CKE0/DDR0 WCK P/DDR0 WCK P CT47 DDR1\_DQ1\_V/DDR1\_DQ2\_T/DDR1\_DQ0\_7
CV47 DDR1\_DQ0\_7/DDR0\_DQ2\_T/DDR1\_DQ0\_6 CA53 NC/DDR0\_CKE1/DDR0\_WCK\_N/DDR0\_WCK CV47 DDR1\_DQ0\_6/DDR0\_DQ2\_ /DDR1\_DQ0\_6 DDR4/LP4/LP5/LP5 CMD Flip BU52 M\_0\_CKE\_1 M\_0\_CKE\_0 CT45 DDR1\_DQ0\_5/DDR0\_DQ2\_5/DDR1\_DQ0\_5 DDR0 CKE1/DDR2 CA4/DDR2 CA5/DDR2 CA1 DDR1\_DQ0\_4/DDR0\_DQ2\_4 DDR0\_CKE0/DDR2\_CA5/DDR2\_CA6/DDR2\_CA0 DDR1 DQ0 3/DDR0 DQ2 3/DDR1 DQ0 3 DDR4/LP4/LP5/LP5 CMD Flip CV42 DDR1\_DQ0\_3/DDR0\_DQ2\_3/DDR1\_DQ0\_3
DDR1\_DQ0\_2/DDR0\_DQ2\_2/DDR1\_DQ0\_2
CT41 DDR1\_DQ0\_4/DDR0\_DQ2\_1/DDR1\_DQ0\_2 | DDR0\_CSI|DDR1\_CA1/DDR1\_CA5|
| DDR0\_CSI|NC/DDR1\_CS1/DDR1\_CA4|
| DDR0\_CSI|NC/DDR1\_CS1/DDR1\_CA4| Chip Select: All commands are masked when CS n is registered HIGH. CS n provides for external Rank selection on systems with multiple Ranks. CS\_n is considered part of the command code. DDR0\_CS0/NC/DDR1\_CS1/DDR1\_CA4
DDR4/LP4/LP5/LP5 CMD Flip DDR1 DQ0 1/DDR0 DQ2 1/DDR1 DQ0 1 CV41 DDR1\_DQ0\_0/DDR0\_DQ2\_0/DDR1\_DQ0\_0 DDR1\_DQ1\_7/DDR0\_DQ3\_7/DDR1\_DQ1\_ NC/DDR0 CA0/DDR0 CA0/DDR0 CA6 CM47 DDR1\_DQ1\_6/DDR0\_DQ3\_6/DDR1\_DQ1\_6 NC/DDR0 CA1/DDR0 CA1/DDR0 CA5 DDR1\_DQ1\_5/DDR0\_DQ3\_5/DDR1\_DQ1\_5 NC/DDR2\_CS0/DDR2\_CA2/DDR2\_CA2 DDR1 DQ1 4/DDR0 DQ3 4/DDR1 DQ1 4 CK42 DDR1\_DQ1\_3/DDR0\_DQ3\_3/DDR1\_DQ1\_3 CM42 DDR1 DQ1 2/DDR0 DQ3 2/DDR1 DQ1 2 CM41 DDR1\_DQ1\_1/DDR0\_DQ3\_/DDR1\_DQ1\_1
CK41 DDR1\_DQ1\_1/DDR0\_DQ3\_/DDR1\_DQ1\_1 DDR1\_DQ1\_0/DDR0\_DQ3\_0/DDR1\_DQ1\_0 BF53 DDR1\_DQ1\_0/DDR0\_DQ4\_1/DDR0\_DQ2\_7 BF52 DDR2\_DQ0\_6/DDR0\_DQ4\_6/DDR0\_DQ2\_6 DDR3 DQSP 0/DDR0 DQSP 6/DDR1 DQSP 2 DDR2 DQ0 5/DDR0 DQ4 5/DDR0 DQ2 5 DDR2\_DQ0\_4/DDR0\_DQ4\_4 Data Strobes: Differential data strobe pairs. The data is captured at the crossing point of DQS during reading and write transactions. DDR2 DO0 3/DDR0 DO4 3/DDR0 DO2 3 DDR2 DOSP 1/DDR0 DOSP 1/DDR0 DOSP 3 M 0 DQS 5 DF BA50 DDR2\_DQSN\_I/DDR0\_DQSN\_5/DDR0\_DQSN\_3

DDR2\_DQSN\_I/DDR0\_DQSN\_5/DDR0\_DQSN\_3

DDR2\_DQSN\_D/DDR0\_DQSN\_4/DDR0\_DQSN\_2

DDR2\_DQSN\_D/DDR0\_DQSN\_4/DDR0\_DQSN\_2

DR2\_DQSN\_D/DDR0\_DQSN\_4/DDR0\_DQSN\_2

CK444

M\_0\_DQS\_4\_DN DDR2\_DQ0\_2/DDR0\_DQ4\_2/DDR0\_DQ2\_2 BH49 DDR2\_DQ0\_1/DDR0\_DQ4\_1/DDR0\_DQ2\_1
DDR2\_DQ0\_0/DDR0\_DQ4\_0/DDR0\_DQ2\_0 AY53 DDR2\_DQ1\_7/DDR0\_DQ5\_7/DDR0\_DQ3\_7 DDR1\_DQSP\_1/DDR0\_DQSP\_3/DDR1\_DQSP\_1 DDR1 DQSN 1/DDR0 DQSN 3/DDR1 DQSN 1 DDR2 DQ1 6/DDR0 DQ5 6/DDR0 DQ3 6 AY50 DDR2\_DQ1\_5/DDR0\_DQ5\_5/DDR0\_DQ3\_5 0/DDR0\_DQSP\_2/DDR1\_DQSP\_0 CV44 | M\_\_DQS\_2\_DN | CK51 | M\_\_DQS\_2\_DN | CK50 | M\_\_DQS\_1\_DN | CR51 | CK50 | M\_\_DQS\_1\_DN | CR50 | M\_\_DQS\_0\_DP | CR50 | M\_\_DQS\_0\_DN | CK50 | CK AY49 DDR2 DQ1 4/DDR0 DQ5 4/DDR0 DQ3 4 DDR1 DQSN 0/DDR0 DQSN 2/DDR1 DQSN 0 BC53 DDR2\_DQ1\_3/DDR0\_DQ5\_3 1/DDR0\_DQSP\_1/DDR0\_DQSP\_1 DDR0\_DQSP\_ DDR2 DO1 2/DDR0 DO5 1/DDR0 DO3 2 DDR0 DQSN 1/DDR0 DQSN 1/DDR0 DQSN 1 DDR2\_DQ1\_1/DDR0\_DQ5\_1/DDR0\_DQ3\_1 DDR0\_DQSP\_0/DDR0\_DQSP\_0/DDR0\_DQSP\_0 BC49 DDR0\_DQSN\_0/DDR0\_DQSN\_0/DDR0\_DQSN\_0 DDR4/LP4/LP5/LP5 CMD Flip DDR2\_DQ1\_0/DDR0\_DQ5\_ DDR0\_DQSN\_bidDR0\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo DDR3\_DQ0\_7/DDR0\_DQ6\_1/DDR1\_DQ2\_7 BK45 DDR3\_DQ0\_6/DDR0\_DQ6\_6/DDR1\_DQ2\_6 | DDR0\_ODTI|DDR1\_CS0/IDDR1\_CA1
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CS0
| DDR0\_MA15/IDD DDR3 DQ0 5/DDR0 DQ6 5/DDR1 DQ2 5 DDR3\_DQ0\_4/DDR0\_DQ6\_4/DDR1\_DQ2\_4 ignored if MR1 is programmed to disable RTT NOM. DDR3 DQ0 3/DDR0 DQ6 3/DDR1 DQ2 3 BK42 DDR3\_DQ0\_2/DDR0\_DQ6\_2/DDR1\_DQ2\_2 BK41 DDR3\_DQ0\_1/DDR0\_DQ6\_1/DDR1\_DQ2\_1 BH41 DDR3\_DQ0\_0/DDR0\_DQ6\_0/DDR1\_DQ2\_0 BD47 DDR3\_DQ1\_7/DDR0\_DQ7\_

| Pin Name                                     | Description                                                        | Pin Name | Description                                                   |
|----------------------------------------------|--------------------------------------------------------------------|----------|---------------------------------------------------------------|
| A0-A16                                       | SDRAM address bus                                                  | SCL      | I <sup>2</sup> C serial bus clock for SPD/TS and registe      |
| BAO, BA1 Regsiter bank select input          |                                                                    | SDA      | I <sup>2</sup> C serial data line for SPD/TS and register     |
| BG0, BG1                                     | Regsiter bank group select input                                   | SA0-SA2  | I <sup>2</sup> C slave address select for SPD/TS and register |
| RAS_n <sup>2</sup>                           | Register row address strobe input                                  | PAR      | Register parity input                                         |
| CAS_n <sup>3</sup>                           | Register column address strobe input                               | VDD      | SDRAM core power                                              |
| WE_n <sup>4</sup>                            | Register write enable input                                        |          |                                                               |
| CS0_n, CS1_n,<br>CS2_n, CS3_n                | DIMM Rank Select Lines input                                       | 12V      | Optional Power Supply on socket but not used on RDIMM         |
| CKE0, CEK1 Register clock enable lines input |                                                                    | VREFCA   | SDRAM command/address reference<br>supply                     |
| ODT0, ODT1                                   | Register on-die termination control lines input                    | VSS      | Power supply return (ground)                                  |
| ACT_n                                        | Register input for activate input                                  | VDDSPD   | Serial SPD/TS positive power supply                           |
| DQ0-DQ63                                     | DIMM memory data bus                                               | ALERT_n  | Register ALERT_n output                                       |
| CB0-CB7                                      | DIMM ECC check bits                                                | VPP      | SDRAM Supply                                                  |
| TDQS9_t-TDQS17_t<br>TDQS_c-TDQS17_c          | Dummy loads for mixed populations of x4 based and x8 based RDIMMs. |          |                                                               |
| DQS0_t-DQS17_t                               | Data Buffer data strobes<br>(positive line of differential pair)   | RESET_n  | Set Register and SDRAMs to a Known<br>State                   |
| DBIO_n-DBI8_n                                | Data Bus Inversion                                                 | EVENT_n  | SPD signals a thermal event has occurred                      |
| CK0_t, CK1_t                                 | Register clock input (positive line of dif-<br>ferential pair)     | VTT      | SDRAM I/O termination supply                                  |
| CK0_c, CK1_c                                 | Register clock input (negative line of differential pair)          | RFU      | Reserved for future use                                       |

Each lane of 8bits (Byte) of Data has it's own Data Strobe

- 1. RAS n is a multiplexed function with A16.
- 2. CAS\_n is a multiplexed function with A15.

BB47 DDR0\_MA1[vNc/DDR2\_CS1/DDR2\_CA4 | BT51 | BV42 | DDR0\_MA1[v]DDR3\_CA1/DDR3\_CA1/DDR3\_CA5 | BU50 | BU50 DDR3 DQ1 6/DDR0 DQ7 6/DDR1 DQ3 6 DDR3\_DQ1\_5/DDR0\_DQ7\_5/DDR1\_DQ3\_5 SM 0 MA10 DDR0\_MA1/(DDR3\_CA1/IDDR3\_CA5\_DDR0\_MA1/(DDR3\_CA5\_DDR0\_MA1/IDDR2\_CA0/IDDR0\_CA3/IDDR0\_CA6\_DDR0\_MA1/IDDR0\_CA2/IDDR0\_CA3/IDDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR DDR3 DQ1 4/DDR0 DQ7 4/DDR1 DQ3 4 M 0 MA9 DORU\_MA[1:0:0]
Address: These signals are used to provide the multiplexed row and column address to the SDRAM. BB42 DDR3\_DQ1\_3/DDR0\_DQ7\_3/DDR1\_DQ3\_3 Pin Descriptions BB41 BB41 DDR3\_DQ1\_2/DDR0\_DQ7\_2/DDR1\_DQ3\_2 DDR3\_DQ1\_1/DDR0\_DQ7\_1/DDR1\_DQ3\_1 DDR3\_DQ1\_1/DDR0\_DQ7\_1/DDR1\_DQ3\_1 DDR0\_MAT/DDR0\_CA4/DDR0\_CA5/DDR0\_CA1 BY52 DDR0\_MA6/DDR0\_CA3/DDR0\_CA4/DDR0\_CS1 DDR3\_DQ1\_0/DDR0\_DQ7\_0/DDR1\_DQ3\_0 DDR0\_MA3/DDR0\_CS1/DDR0\_CS0/DDR0\_CA3 DDR0 MA2/DDR3 CS0/DDR3 CA2/DDR3 CA2 DDR0\_MA1/NC/DDR0\_CS1/DDR0\_CA4 DDR0\_MA0/NC/DDR3\_CS1/DDR3\_CA4 BN50 M\_0\_BG1 M\_0\_BG0 DDR0\_BG /DDR2\_CA2/DDR2\_CA3/DDR2\_CS0 DDR0\_BG)/DDR2\_CA3/DDR2\_CA4/DDR2\_CS1 DDR4/LP4/LP5/LP5 CMD Flip CB42 M\_0\_BA1 M\_0\_BA0 DDR0 BA1/DDR1 CA5/DDR1 CA6/DDR1 CA0 DDR0\_BA0/DDR3\_CA0/DDR3\_CA0/DDR3\_CA6 DDR4/LP4/LP5/LP5 CMD Flip BT53 M\_0\_ACT\_N (CTRL) DDR0\_ACT#/DDR2\_CS1/DDR2\_CS0/DDR2\_CA3 DDR4/LP4/LP5/LP5 CMD Flip BV45 >> M\_0\_PARITY ---> R3 Command and Address Parity Input : DDR4 Supports Even Parity check in DRAMs with MR 475R setting. Once it's enabled via Register in MR5, then DRAM calculates Parity with ACT n, RAS\_n/A16, CAS\_n/A15, WE n/A14, BG0-BG1, BAO-BA1, A17-A0. Input parity should maintain the rising edge of the clock and at the same time with command & address with CS\_n LOW. DDR0\_PAR/DDR3\_CS1/DDR3\_CS0/DDR3\_CA3 AU49 +V\_D4CH0\_CA\_VREE DDR0\_VREF\_CA eference voltage for control, command, and address pins. 0R4 O201 DRAM\_RESET\_N\_R DV47 DRAM RESET# DDR RCOMP Place R541 as close as possible to MCP TGL UP3 IP EXT/BGA Document Number 3. WE\_n is a multiplexed function with A14

## MEMORY CHANNEL B





Catastrophic Error: This signal indicates that the system has experienced a catastrophic error and cannot continue to operate. The processor will set this signal for non-recoverable machine check errors or other unrecoverable internal errors. CATERR# is used for signaling the following types of errors: Legacy MCERRs, CATERR# is asserted for 16 BCLKs. Legacy IERRs, CATERR# remains asserted until warm or cold reset.

DV24 DW4?

DW49 A48

#### PROCHOT#

The PROCHOT# (processor hot) signal is asserted by the processor when the TCC is active. Only a single PROCHOT# pin exists at a package level. When any DTS temperature reaches the TCC activation temperature, the PROCHOT# signal will be asserted. PROCHOT# assertion policies are independent of Adaptive Thermal Monitor enabling. The PROCHOT# signal can be configured to the following modes:

- Input Only: PROCHOT is driven by an external device.
   Output Only: PROCHOT is driven by processor.
   Bi-Directional: Both Processor and external device can drive PROCHOT signal

Time Synchronization GPIO 0: Timed GPIO event for time synchronization for interfaces that do not support time synchronization natively.

Time Synchronization: Used for synchronization both input (latch time when pin asserted) and output (toggle pin when programmed time is hit).

TIME SYNC:
The PCM supports two Timed GPIOs as native function (TIME SYNC) that is muxed on GPIO pins. The intent usage of the Timed GPIO function is for time synchronization purpose.
Timed GPIO can be an input or an output.
As an input, a GPIO input event triggers the HW to capture the PCH Always Running Timer (ART) time in the Time Capture register. The GPIO input event must be asserted for at least two crystal oscillator clocks period in order for the event to be recognized. ART time and the software programmed time allowering sets the HW to generate a GPIO output event and capture the ART time in the Time Capture register. If periodic mode is enabled, HW generates the periodic GPIO events based on the programmed interval. The GPIO output event is asserted by HW for at least two crystal oscillator clocks period.



+VCCST\_CPU

| Signal Name | Description                                                                                                                                                                                                                                                      | Dir. | Buffer<br>Type | Link<br>Type | Availability                 |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|------------------------------|
| BPM#[3:0]   | Breakpoint and Performance Monitor Signals: Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance.                                                                              | I/O  | GTL            | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_PRDY#  | <b>Probe Mode Ready:</b> PROC_PRDY# is a processor output used by debug tools to determine processor debug readiness.                                                                                                                                            | 0    | OD             | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_PREQ#  | <b>Probe Mode Request:</b> PROC_PREQ# is used by debug tools to request debug operation of the processor.                                                                                                                                                        | I    | GTL            | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_TCK    | <b>Test Clock:</b> This signal provides the clock input for the processor Test Bus (also known as the Test Access Port). This signal should be driven low or allowed to float during power on Reset.                                                             | I    | GTL            | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_TDI    | <b>Test Data In:</b> This signal transfers serial test data into the processor. This signal provides the serial input needed for JTAG specification support.                                                                                                     | I    | GTL            | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_TDO    | <b>Test Data Out:</b> This signal transfers serial test data out of the processor. This signal provides the serial output needed for JTAG specification support.                                                                                                 | 0    | OD             | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_TMS    | <b>Test Mode Select:</b> A JTAG specification support signal used by debug tools.                                                                                                                                                                                | I    | GTL            | SE           | UP3/UP4/H<br>Processor Lines |
| PROC_TRST#  | <b>Test Reset:</b> Resets the Test Access Port (TAP) logic. This signal should be driven low during power on Reset. Refer to the appropriate processor Debug Port Design Guide (Refer to Section 1.10, "Related Documents") for complete implementation details. | I    | GTL            | SE           | UP3/UP4/H<br>Processor Lines |

+VCCSTG\_TERM (CPU OUTPUT)

R345 100R

R348 R347 49.9R 49.9R

Place R348, R347, R345, R346 Within 1 inch from

#### **Processor Internal Pull-Up / Pull-Down Terminations**

| Signal Name | Pull Up/Pull Down | Rail                  | Value   |
|-------------|-------------------|-----------------------|---------|
| BPM#[3:0]   | Pull Up/Pull Down | VCC <sub>IO</sub> OUT | 16-60 Ω |
| PROC_PREQ#  | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TDI    | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TMS    | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TRST#  | Pull Down         | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TCK    | Pull Down         | VCC <sub>STG</sub>    | 3 ΚΩ    |
| CFG[17:0]   | Pull Up           | VCC <sub>IO</sub> OUT | 3 ΚΩ    |

| Title | <title>&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;/tr&gt;&lt;tr&gt;&lt;th&gt;Size&lt;br&gt;A3&lt;/th&gt;&lt;th&gt;Document Number &lt;pre&gt;&lt;/pre&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;&lt;/th&gt;&lt;th&gt;Rev&lt;br&gt;&lt;Rev&lt;/th&gt;&lt;th&gt;Code&gt;&lt;/th&gt;&lt;/tr&gt;&lt;tr&gt;&lt;td&gt;Date:&lt;/td&gt;&lt;td&gt;Thursday, April 07, 2022&lt;/td&gt;&lt;td&gt;Sheet&lt;/td&gt;&lt;td&gt;6&lt;/td&gt;&lt;td&gt;of&lt;/td&gt;&lt;td&gt;41&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;td&gt;&lt;/td&gt;&lt;/tr&gt;&lt;/tbody&gt;&lt;/table&gt;</title> |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|





Document Number <RevCode> Thursday, April 07, 2022

#### 6.10.2 Legacy Audio Interface - Signal Description

Table 86. Legacy Audio Signals

| Signal Name                        | Description                                                                                    |
|------------------------------------|------------------------------------------------------------------------------------------------|
| Intel <sup>®</sup> High Definition | n Audio Interface                                                                              |
| HDA_RST#                           | Master hardware reset to external codec(s)                                                     |
| HDA_SYNC                           | 48 KHz fixed rate sample sync to the codec(s)                                                  |
| HDA_BCLK                           | 24.000 MHz serial data clock generated by the Intel® HD Audio controller.                      |
| HDA_SDO                            | Serial TDM data output to the codec(s)                                                         |
| HDA_SDIN [1:0]                     | Serial TDM data inputs from the codec(s)                                                       |
| I <sup>2</sup> S Interface         |                                                                                                |
| I2S_MCLK1                          | I <sup>2</sup> S* Master Clock Output                                                          |
| I2S_MCLK2_INOUT                    | Second I <sup>2</sup> S* Master Clock Output. Can be configured as input as a reference clock. |
| I2S[5:0]_SCLK                      | I <sup>2</sup> S Serial Bit Clocks for connections to I <sup>2</sup> S devices.                |
| I2S[5:0]_TXD                       | I <sup>2</sup> S Transmit Data (Serial Data Out) for connection to I <sup>2</sup> S devices.   |
| I2S[5:0]_RXD                       | I <sup>2</sup> S Receive Data (Serial Data In) for connection to I <sup>2</sup> S devices.     |
| I2S[5:0]_SFRM                      | I <sup>2</sup> S Serial Frame for connection to I <sup>2</sup> S devices.                      |
| DMIC Interface                     |                                                                                                |
| DMIC_CLK_A[1:0]                    | Serial data clock to module A (left microphone) DMIC on interface/port 0 or 1.                 |
| DMIC_CLK_B[1:0]                    | Serial data clock to module B (right microphone) DMIC on interface/port 0 or 1.                |
| DMIC_DATA[1:0]                     | Serial data input from the digital microphone module                                           |

AUDIO HAS NOT BEEN
IMPLEMENTED IN TENSOR 122.
INSTEAD, AUDIO TEL IS USED
AND IT ONLY NEEDS USB
SIGNALS. (P2)

#### 6.11 SoundWire\* Interface Design Guidelines

For the Tiger Lake platform, SoundWire\* is still the newest audio interface targeting (but not limited to) the phone, mobile, and desktop market as an alternative to Slimbus. Its main advantage is the connection simplicity with a 2 wire multi-drop topology + PDM streaming capabilities. For the Tiger Lake PCH there are 4 separate SoundWire interfaces that can be used.

#### 6.11.1 SoundWire\* Platform Specific Important Information

On the Tiger Lake platform the SoundWire\* interface and other audio interfaces can be configured by itself or at the same time with other interfaces for connection to end devices. Refer Tiger Lake PCH-LP External Design Specification (#576591) for specific sku pins assignments.

#### 6.11.2 SoundWire\* Signal Description

#### Table 87. SoundWire\* Signals

| Signal Name | Description                                                                                  |
|-------------|----------------------------------------------------------------------------------------------|
| SNDW0_DATA  | SoundWire Data 0: Serialized data line containing frame and data being transmitted /Received |
| SNDW0_CLK   | SoundWire Clock 0: Serial bit clock used to control the timing of a transfer.                |
| SNDW1_DATA  | SoundWire Data 1: Serialized data line containing frame and data being transmitted /Received |
| SNDW1_CLK   | SoundWire Clock 1: Serial bit clock used to control the timing of a transfer.                |
| SNDW2_DATA  | SoundWire Data 2: Serialized data line containing frame and data being transmitted /Received |
| SNDW2_CLK   | SoundWire Clock 2: Serial bit clock used to control the timing of a transfer.                |
| SNDW3_DATA  | SoundWire Data 3: Serialized data line containing frame and data being transmitted /Received |
| SNDW3_CLK   | SoundWire Clock 3: Serial bit clock used to control the timing of a transfer.                |





#### 12.2 PCIe4 Gen4 Interface Signals

| Signal Name                        | Description                             | Dir | Buffer<br>Type | Link<br>Type | Availability                 |
|------------------------------------|-----------------------------------------|-----|----------------|--------------|------------------------------|
| PCIE4_RCOMP_P<br>PCIE4_RCOMP_N     | Resistance Compensation for PEG channel | I   | Analog         | Diff         | UP3/UP4/H<br>Processor Lines |
| PCIE4_TX_P[3:0]<br>PCIE4_TX_N[3:0] | PCIe Transmit Differential Pairs        | 0   | PCIE           | Diff         | UP3/UP4/H<br>Processor Lines |
| PCIE4_RX_P[3:0]<br>PCIE4_RX_N[3:0] | PCIe Receive Differential Pairs         | I   | PCIE           | Diff         | UP3/UP4/H<br>Processor Lines |









PCI Express\* Clock Output: Serial Reference 100 MHz PCIe\* specification compliant differential output clocks to PCIe\* devices

• CLKOUT\_PCIE\_P/N [6:0] = Can be used for PCIe\* Gen1, Gen2, and Gen3 support

• CLKOUT\_PCIE\_P/N [4, 3, 0] = Must be used for PCIe\* Gen4 support +3<u>V3</u>S +3<u>V3</u>S All platforms are required to provide a 38.4 MHz input to the PCH to enable the PCH to generate all of its internal reference clocks and all of the single-ended and differential platform clock outputs. U1K 48/270 X1 38.4MHz,+/-20ppm NOP R28 11 OF 21 > 10K/1% 10K/1% PCIe Gen 3 TRIP #2 CLKOUT\_PCIE\_P6 CLKOUT\_PCIE\_N6 OD GPP FW/SRCCLKREQ6# CLKOUT PCIE P6 DF23 10F PU @ TRIP1 BW2 CLKOUT\_PCIE\_N6 OD GPP\_H1∜SRCCLKREQ5# OD GPP\_H10\_SRCCLKREQ4#
OD GPP\_D8/SRCCLKREQ3#
OD GPP\_D7/SRCCLKREQ2#
OD GPP\_D6/\$RCCLKREQ1# 100 MHz PCIe CLK CLKOUT PCIE P5 PCIe Gen 3 LAN 2 - EB-TI22A I210 CLKOUT PCIE P5 ( CB1 CLKOUT\_PCIE\_N5 100 MHz PCIe CLR OD GPP\_95/SRCCLKREQ0# CLKOUT\_PCIE\_P4 CLKOUT\_PCIE\_N4 CLKOUT PCIE P4 ->> M.2\_SSD\_SUS\_CLK PCIe Gen 3 LAN 1 - EB-TI22A CLKOUT\_PCIE\_N4 100 MHz PCIe CLK Suspend Clock: This clock is a digitally buffered version of the RTC clock. XTAL\_IN CLKOUT\_PCIE\_P3 <<-CLKOUT PCIE P3 PCIe Gen 3 TRIP #1 CLKOUT\_PCIE\_N3 CLKOUT\_PCIE\_P3
CLKOUT\_PCIE\_N3
100 MHz PCIe CLK out GPD8/SUSCLK ->> M.2\_BTWIFI\_SUS\_CLK XTAL\_RTC\_32K\_OUT CLKOUT\_PCIE\_P2 << CLKOUT\_PCIE\_P2 PCIe Gen 3 M.2 - Key B CB5 CLKOUT\_PCIE\_N2 100 MHz PCIe CLK DR47 XTAL RTC 32K IN R15 1K, 1%, 0201 CLKOUT\_PCIE\_N2 < RTCX1 CLKOUT\_PCIE\_P1 CLKOUT\_PCIE\_N1 100 MHz PCIe CLK ->>> RTCRST# RTCRST# NOP BY3 DK37 SRTCRST# CLKOUT PCIE N1 CN7 CLKOUT\_PCIE\_P0 CLKOUT PCIE PO K PCIe Gen 4 M.2 - Key M CN8 CLKOUT\_PCIE\_N0 100 MHz PCIe CLK CLKOUT\_PCIE\_N0 < The PCH contains a real time clock (RTC) with 256 bytes of battery-backed SRAM. The internal RTC module provides two key functions: keeping date and time and storing system data in its RAM when the system is powered down. The PCH RTC module requires an external oscillating source 32.766KHz connected on the RTCX1 and RTCX2 balls. Figure below shows the external circuitry that comprises the oscillator of PCH RTC.
The PCH uses a crystal circuit to generate a low-swing 32 kHz input sine wave. This input is amplified and driven back to the crystal circuit via the RTCX2 signal. Internal to PCH, the RTCX1 signal is amplified to drive internal logic. DJ5 XCLK\_BIASREF R34 Spacing for Mainroute: 150um (5.9 Mil) to 60.4R ground shield R31 10M/5% TGL\_UP3\_IP\_EXT/BGA X2 32.768KHz VCCPRTC 3P C6 18pF 50V Crystal Input: Input connection for 38.4 MHz crystal to PCH Crystal Output: Output connection for 38.4 MHz crystal to PCH RTC Battery RTC RESET BUTTON BATT\_HOLDER\_2032 Vbatt 1uF When RTCRST# is asserted, bit 2 (RTC PWR STS) in the GEN PMCON 3 (General PMC Configuration 3) register is set to 1, and remains set until software clears it. As a result of this, when the system boots, the BIOS knows that the RTC result of this, when the system boots, the BIOS knows that the RTC battery has been removed.

The RTCRST# signal may also be used to detect a low battery voltage.

RTCRST# will be asserted during a power up from G3 state if the battery voltage is below 2V. This will set the RTC PWR STS bit as described above. If desired, BIOS may request that the user replace the battery. This RTCRST# circuit is combined with the diode circuit (refer figure above) whose purpose is to allow the RTC well to be powered by the battery when the system power is not available. The above figure is an example of this circuitry that is used in conjunction with the external diode circuit. conjunction with the external diode circuit. Document Number Rev <RevCode>

Thursday, April 07, 2022









NCTFVSS BTM\_RIGHT\_1 U1P NCTFVSS BTM\_LEFT\_2 16 OF 21 B19 VSS 223 VSS 289 B2 Botton B23 A32 VSS\_224 VSS\_290 A45 VSS\_225 VSS\_291 A49 B27 NCTFVSS BTM LEFT VSS 226 VSS 292 AA41 B32 B36 VSS\_293 AA48 VSS 228 VSS 294 AB5 AB7 B39 B42 VSS\_229 VSS\_295 VSS\_230 VSS\_231 VSS\_296 VSS\_297 B48
B52
Bottom Left NCTF
B8
BA48 AB8 AC44 VSS\_232 VSS\_233 VSS\_298 VSS\_299 AC49 AD4 VSS\_234 VSS\_300 AD48 BA53 VSS 235 VSS 301 AD8 AF4 BB4 BB8 VSS\_236 VSS\_302 VSS\_237 VSS\_238 VSS 303 BC1 BC2 BD12 AF8 VSS\_304 AG41 VSS\_239 VSS\_240 VSS\_305 VSS\_306 AG42 AG44 AG45 BD4 BD48 VSS\_241 VSS\_242 VSS\_307 VSS 308 AG47 AG48 BD8 BF39 VSS\_243 VSS\_309 VSS\_244 VSS\_245 VSS\_310 VSS\_311 VSS\_312 VSS\_313 VSS\_314 BF44 BF42 BF42 BF44 BF44 VSS 310 AG53 AH4 AH8 VSS\_246 VSS\_247 AK12 VSS\_248 VSS\_249 VSS\_314 AK4 BF45 VSS\_315 VSS\_316 VSS\_317 VSS\_318 VSS\_319 VSS\_320 VSS\_320 VSS 315 AK48 VSS\_250 AK5 VSS\_251 VSS\_252 AK7 AK8 VSS\_253 VSS\_254 AM1 VSS\_320 BG53 BH1 AM2 AM4 VSS\_255 VSS\_256 VSS\_321 VSS 322 BH2 BH4 BH8 BK12 AM8 AN41 VSS\_257 VSS\_323 VSS\_324 VSS 258 AN42 VSS\_259 VSS\_325 AN44 VSS\_260 VSS\_261 VSS\_326 VSS\_327 BK4 BK48 AN45 AN47 VSS\_262 VSS\_263 VSS\_328 AN48 BK8 VSS 329 BL49 BM1 AN53 AP4 VSS\_264 VSS\_330 VSS\_265 VSS\_266 VSS 331 AP8 AT4 BM4 BM41 VSS\_267 VSS\_268 VSS 333 BM42 BM44 AT48 VSS\_334 AT51 VSS\_269 VSS\_270 VSS\_335 VSS\_336 AT8 BM45 AV12 AV39 BM47 VSS\_271 VSS\_272 VSS\_337 VSS\_338 BM8 BN48 BP41 AV4 AV5 VSS\_273 VSS\_339 VSS\_274 VSS\_275 VSS 340 BP49 BP5 BP50 BP7 AV7 VSS\_341 AV8 VSS\_276 VSS\_277 VSS 342 AW1 VSS\_343 AW2 VSS\_278 VSS\_279 VSS\_344 VSS\_345 AW48 BT44 AY4 AY41 BT48 BU49 VSS\_346 VSS\_347 VSS\_280 VSS 281 AY42 AY44 BV3 BV48 VSS\_282 VSS\_348 VSS\_283 VSS\_284 VSS 349 AY45 BV5 VSS\_350 AY47 BW10 VSS\_285 VSS\_286 VSS\_351 VSS\_352 AY8 BY41 AY9 BY42 VSS\_287 VSS\_353 B13 VSS 288 TGL\_UP3\_IP\_EXT/BGA



<Title>

Document Number

Thursday, April 07, 2022

Sheet

Rev <RevCode

Size A3

U1S 19 OF 21 RSVD\_23
RSVD\_24
RSVD\_25
RSVD\_25
RSVD\_27
RSVD\_27
RSVD\_28
RSVD\_29
RSVD\_31

RSVD\_19
RSVD\_19
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_31
RSVD\_1P\_32
RSVD\_1P\_33
RSVD\_1P\_34
RSVD\_1P\_35
RSVD\_1P\_35
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_39 DF53\_RSVD\_19 DF52 RSVD\_20 DT52 DU53 PCH\_IST\_TP\_1 PCH\_IST\_TP\_0 DF50 DF49 RSVD\_21 RSVD\_22 CY30 CY15 RSVD\_TP\_25 RSVD\_TP\_26 RSVD\_TP\_27

A6 IST\_TP\_1
IST\_TP\_0 TGL\_UP3\_IP\_EXT/BGA Document Number <Doc> Rev <RevCode>

Configuration Signals: The CFG signals have a default value of '1' if not terminated on the board. Refer to the appropriate platform design guide for pull-down recommendations when a logic low is desired. Intel recommends placing test points on the board for CFG pins. CFG[3], CFG[0]: Reserved configuration lane. • CFG[2]: TGL UP4/UP3 Reserved CFG[2]: H PCI Express\* Static x16 Lanes Numbering Reversal. - 1 - (Default) Normal - 0 - Reversed
• CFG[4]: eDP enable: UP3/UP4/H Processor Lines CFG[17:0] GTL SE — 1 = Disabled. CFG[6:5]: TGL UP4/UP3 Reserved CFG[6:5]: H PCI Express\* Bifurcation
 00 = 1 x8, 2 x4 PCI Express\*
 01 = reserved
 10 = 2 x8 PCI Express\*
 11 = 1 x16 PCI Express\* • CFG[13:7]: Reserved configuration lanes. 0 - Reversed
 CFG[17:15]: Reserved configuration lanes.

+VCCIO\_OUT U1T 20 OF 21 R283 R349 R350 R284 R281 1K RSVD TP 7 CFG 14 PEG60 (PCIE4) Lane Reversal V17 RSVD\_TP\_8 CFG 13 K11 K12 RSVD\_TP\_9 CFG\_11 RSVD TP 10 K9 T17 CFG\_10 CP39 CU40 AK9 RSVD\_TP\_11 RSVD\_TP\_12 CFG\_9 CFG\_8 RSVD\_12 K8 CFG 6 H9 E6 H5 E9 CFG\_5 RSVD\_13 4 eDP Emable Strap (1-Disabl CFG 4 RSVD\_14 DW6
RSVD\_15 CFG\_3 CFG\_2 CFG\_1 D9 E7 RSVD\_TP\_13 RSVD\_TP\_14 DW3 CFG\_0 NOP R517 1K NOP R510 R536 1K R536 NOP NOP NOP NOP NOP NOP NOP R511 R518 R522 R521 R523 R524 1K 1K 1K 1K 1K CFG\_RCOMP NOP R520 1K NOP R525 1K NOP NOP R534 R535 R526 NOP Configuration U17 Resistance Compensation H11 0 R536 1K R528 49.9R RSVD TP 15 R516 1K CFG\_16 Y1 M4 AB4 Y2 BPM# 3 RSVD\_TP\_18 BPM#\_2 BPM#\_1 RSVD TP 19 BPM# 0 RSVD TP 20 AB2 RSVD 6 RSVD\_16 RSVD\_7 TCP0 MBIAS RCOMP

MS: 500 um (19.6 mil) AL 10

SL/DSL: 380 um (14.9 mil) AM(2

R527

AH(2

AH(2

AR(2)

AR(2)

AR(2)

AR(3)

RSVD\_TP\_3

RSVD\_TP\_4

AR(3)

AR(3)

AR(4)

AR(4)

AR(5)

AR(5)

AR(5)

AR(6)

AR(7)

AR RSVD TP 21 TCP0 MBIAS RCOMP RSVD TP 22 RSVD\_TP\_23 2.2K,1%,0402 AJ10
TCPO MBIAS RCOMP should be connected even if TCSS interface is not used DV51 DV52 DV52 DV53 TP\_4 RSVD\_17 RSVD\_18 RSVD\_TP\_6 BN10 BM12 DD13 RSVD\_8 RSVD\_9 RSVD\_10 RSVD\_10 DF13 in CRB: connected to SKTOCC# D52

TGL\_UP3\_IP\_EXT/BGA

BPM#[3:0] Breakpoint and Performance Monitor Signals: Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance.

# **Processor Internal Pull-Up / Pull-Down Terminations**

| Signal Name | Pull Up/Pull Down | Rail                   | Value   |
|-------------|-------------------|------------------------|---------|
| BPM#[3:0]   | Pull Up/Pull Down | VCC <sub>IO</sub> OUT  | 16-60 Ω |
| PROC_PREQ#  | Pull Up           | VCC <sub>STG</sub>     | 3 ΚΩ    |
| PROC_TDI    | Pull Up           | VCC <sub>STG</sub>     | 3 ΚΩ    |
| PROC_TMS    | Pull Up           | VCC <sub>STG</sub>     | 3 ΚΩ    |
| PROC_TRST#  | Pull Down         | VCC <sub>STG</sub>     | 3 ΚΩ    |
| PROC_TCK    | Pull Down         | VCC <sub>STG</sub>     | 3 ΚΩ    |
| CFG[17:0]   | Pull Up           | VCC <sub>IO</sub> _OUT | 3 КΩ    |



### p.143/187 TL-EDS

#### 12.6.3 Digital Display Interface (DDI) Signals

| Signal Name                                                     | Description                                                                                                                                      | Dir. | Buffer<br>Type | Link Type | Availability  |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|-----------|---------------|
| DDIA_TXP[3:0] DDIA_TXN[3:0] DDIB_TXP[3:0] TX DDIB_TXN[3:0]      | Digital Display Interface Transmit:<br>DisplayPort and HDMI Differential Pairs                                                                   |      | DP*/HDMI       | Diff      | All Processor |
| DDIA_AUX_P<br>DDIA_AUX_N<br>DDIB_AUX_P <b>AUX</b><br>DDIB_AUX_N | Digital Display Interface Display Port<br>Auxiliary: Half-duplex, bidirectional<br>channel consist of one differential pair for<br>each channel. | I/O  | DP*            | Diff      | Lines.        |

### p.103/507 TL-TDG

| Description        | Signal Mapping                                                                            |                                 |                                    |      |  |  |
|--------------------|-------------------------------------------------------------------------------------------|---------------------------------|------------------------------------|------|--|--|
|                    | Tiger Lake<br>Processor                                                                   | Tiger Lake PCH                  | CRB DisplayPort* Mapping           | Note |  |  |
|                    | DDIx_TXP/N[3:0]                                                                           | N/A                             | N/A                                | 1    |  |  |
| Main Link (Tx)     | TCPx_TX_P/N[1:0]<br>and<br>TCPx_TXRX_P/N[1:0]                                             | N/A                             | N/A                                | 2    |  |  |
|                    | DDIx_AUXP/N                                                                               | N/A                             | N/A                                | 1    |  |  |
| Aux Channel<br>AUX | TCPx_AUX_P/N                                                                              | N/A                             | N/A                                | 2    |  |  |
| Hot Plug Detect    | N/A                                                                                       | DDSP_HPD_x                      | N/A                                |      |  |  |
| DISP_UTILS         | Recommend 50 ohm no                                                                       | ominal trace impedance. Require | es level shifting on the platform. |      |  |  |
| DDIA_RCOMP         | 150 ohm +/-1% pull-down to VSS  150 ohm +/-1% connected between TC_RCOMP_P and TC_RCOMP_N |                                 |                                    |      |  |  |
| TC_RCOMP           |                                                                                           |                                 |                                    |      |  |  |

- 1. Signals names apply for DDI A/B ports
- Signals names apply for TCP ports.
- Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented
- Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented

#### p.103/507 TL-TDG

| Description     | Sign                                       | Note                           |   |
|-----------------|--------------------------------------------|--------------------------------|---|
| Description     | Processor PCH                              |                                |   |
| Main Link (Tx)  | DDIx_TXP/N[3:0]                            | N/A                            | 1 |
|                 | TCPx_TX_P/N[0:1]<br>and TCPx_TXRX_P/N[0:1] | N/A                            | 2 |
| DDC DDC         | N/A                                        | DDPx_CTRLCLK and DDPx_CTRLDATA |   |
| Hot Plug Detect | N/A                                        | DDSP_HPD_x                     |   |
| DDIA_RCOMP      | 150 ohm +/-1% pull-down to VSS<br>Ohm      | 3                              |   |
| TC_RCOMP        | 150 ohm +/-1% connected betwe              | 4                              |   |
|                 |                                            |                                |   |





<Title>

Document Number

RevCode





#### 12.6.3 Digital Display Interface (DDI) Signals

| Signal Name                                             | Description                                                                                                                                      | Dir. | Buffer<br>Type | Link Type | Availability |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|-----------|--------------|
| DDIA_TXP[3:0] DDIA_TXN[3:0] DDIB_TXP[3:0] DDIB_TXN[3:0] | Digital Display Interface Transmit: DisplayPort and HDMI Differential Pairs                                                                      |      | DP*/HDMI       | Diff      | All Processo |
| DDIA_AUX_P<br>DDIA_AUX_N<br>DDIB_AUX_P<br>DDIB_AUX_N    | Digital Display Interface Display Port<br>Auxiliary: Half-duplex, bidirectional<br>channel consist of one differential pair for<br>each channel. | I/O  | DP*            | Diff      | Lines.       |

#### Table 38. DisplayPort\* Signals

| Description     | Signal Mapping                                                                     |                |                          |      |  |
|-----------------|------------------------------------------------------------------------------------|----------------|--------------------------|------|--|
|                 | Tiger Lake<br>Processor                                                            | Tiger Lake PCH | CRB DisplayPort* Mapping | Note |  |
|                 | DDIx_TXP/N[3:0]                                                                    | N/A            | N/A                      | 1    |  |
| Main Link (Tx)  | TCPx_TX_P/N[1:0]<br>and<br>TCPx_TXRX_P/N[1:0]                                      | N/A            | N/A                      | 2    |  |
| Aux Channel AUX | DDIx_AUXP/N                                                                        | N/A            | N/A                      | 1    |  |
|                 | TCPx_AUX_P/N                                                                       | N/A            | N/A                      | 2    |  |
| Hot Plug Detect | N/A                                                                                | DDSP_HPD_x     | N/A                      |      |  |
| DISP_UTILS      | Recommend 50 ohm nominal trace impedance. Requires level shifting on the platform. |                |                          |      |  |
| DDIA_RCOMP      | 150 ohm +/-1% pull-down to VSS                                                     |                |                          |      |  |
| TC_RCOMP        | 150 ohm +/-1% connected between TC_RCOMP_P and TC_RCOMP_N                          |                |                          |      |  |

- 1. Signals names apply for DDI A/B ports.
- Signals names apply for TCP ports.
   Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented.
   Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented.

- Table 47. HDMI\* Signals DDIx\_TXP/N[3:0] TCPx\_TX\_P/N[0:1] and TCPx\_TXRX\_P/N[0:1] N/A DDC DDC Hot Plua Detec DDSP HPD x DDIA\_RCOMP . Signal names apply for DDI A/B ports.
  - . Signal names apply for TCP ports.
    . Signal names apply for TCP ports.
    . Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented.
    . Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented

<Title> Document Numbe <RevCode>







VCCIN POWER CONVERSION PHASE I



VCCIN POWER CONVERSION PHASE II

# VCCIN\_AUX POWER CONVERSION PHASE I









PWR 5V

Document Number

Rev <RevCode>













3V3S\3V3A\VCCCST PWRGD



3

Date: The

Thursday, April 07, 2022 Sheet 35





M.2 M (SSD)

Document Number

Rev <RevCode>





Title SMBus\_MUX/GPIO\_EXPANDER

Size Document Number <a href="#">CRevCode></a>

Date: Thursday, April 07, 2022 Sheet 39 of 41







Title

TRIP 1&2

Size Document Number Rev Co

Date: Thursday, April 07, 2022 Sheet 40 of 41



UN-IMPELEMNTED (VCCSTG CPU & VCCST CPU WERE MERGED TOGETHER):

#### Concept of VccST/VccST-G Power Override Mechanism: When the external debugger is plugged in, POD\_PRSNT2\_N will be driven to GND. VccST/VccST-G will be forced on in all Sx states to support PCH Sx open-chassis debug via JTAG without additional isolation logic. If S0-only open-chassis PCH debug is acceptable, then the override mechanism in red is not required unless CPU C10 debug support is required. MCP SLP\_S3# / SLP S4# \* Primary **CPU** DP V cc ST-U INVERTER → V cc ST-U Portion in Purple applicable only if board supports Connected STBY Power Gates -CPU\_C10\_GATE# POD\_PRSNT2\_N JTAG Integrated 10 Load Switch) 0Ω (Emp V cc ST-G X DP O verride Logic in Red. Inverter must be in V3P3A domain. "OR" gates are conceptual and may be replaced with other implementations as long as the logic function described is fulfilled VCC1p05\_OUT\_FET VCCPRIM PCH \* Refer to power delivery guidelines for choosing FIVR\_1P05 the correct SLP\_S signal for VCCST control.

Document Number

IN VOLUME: VccSTG gated by SLP S3#

IN Premium, VccSTG gated by {CPU\_C10\_GATE#}

